VR-ZYCAP: A versatile resourse-level ICAP controller for ZYNQ SOC
Publisher:
MDPI
Issued date:
2021-04-02
Citation:
Sultana, B., Ullah, A., Malik, A. A., Zahir, A., Reviriego, P., Muslim, F. B., Ullah, N. & Ahmad, W. (2021). VR-ZYCAP: A Versatile Resourse-Level ICAP Controller for ZYNQ SOC. Electronics, 10(8), 899.
ISSN:
2079-9292
xmlui.dri2xhtml.METS-1.0.item-contributor-funder:
Ministerio de Ciencia e Innovación (España)
Sponsor:
This research was funded by Spanish Ministry of Science and Innovation under the ACHILLES project, grant number PID2019-104207RB-I00 and by Taif University Researchers Supporting fund, grant number (TURSP-2020/144), Taif University, Taif, Saudi Arabia.
Project:
Gobierno de España. PID2019-104207RB-I00
Keywords:
Run-time reconfiguration
,
ICAP controllers
,
ZynQ SoCs
Rights:
© 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license.
Atribución 3.0 España
Abstract:
Hybrid architectures integrating a processor with an SRAM-based FPGA fabric—for example, Xilinx ZynQ SoC—are increasingly being used as a single-chip solution in several market segments to replace multi-chip designs. These devices not only provide advantages i
Hybrid architectures integrating a processor with an SRAM-based FPGA fabric—for example, Xilinx ZynQ SoC—are increasingly being used as a single-chip solution in several market segments to replace multi-chip designs. These devices not only provide advantages in terms of logic density, cost and integration, but also provide run-time in-field reconfiguration capabilities. However, the current reconfiguration capabilities provided by vendor tools are limited to the module level. Therefore, incremental run-time configuration memory changes require a lengthy compilation time for off-line bitstream generation along with storage and reconfiguration time overheads with traditional vendor methodologies. In this paper, an internal configuration access port (ICAP) controller that provides a versatile fine-grain resource-level incremental reconfiguration of the programmable logic (PL) resources in ZynQ SoC is presented. The proposed controller implemented in PL, called VR-ZyCAP, can reconfigure look-up tables (LUTs) and Flip-Flops (FF). The run-time reconfiguration of FF is achieved through a reset after reconfiguration (RAR)-featured partial bitstream to avoid the unintended state corruption of other memory elements. Along with versatility, our proposed controller improves the reconfiguration time by 30 times for FFs compared to state-of-the-art works while achieving a nearly 400-fold increase in speed for LUTs when compared to vendor-supported software approaches. In addition, it achieves competitive resource utilization when compared to existing approaches.
[+]
[-]
Description:
This article belongs to the Special Issue Architecture and CAD for Field-Programmable Gate Arrays (FPGAs)
Show full item record
Impact:
Files in this item
File's Preview
*Click on file's image for preview. (Embargoed files's preview is not supported)
This item appears in the following
Collection(s)